Молимо вас користите овај идентификатор за цитирање или овај линк до ове ставке: https://scidar.kg.ac.rs/handle/123456789/10858
Назив: A Customizable DDR3 SDRAM Controller Tailored for FPGA-Based Data Buffering Inside Real-Time Range-Doppler Radar Signal Processing Back Ends
Аутори: Milovanović, Vladimir
Tasovac D.
Датум издавања: 2019
Сажетак: © 2019 IEEE. High resolution commercial radars which feature arrays of transmit and receive antennas and that rely on unambiguous range-Doppler signal processing with hard real-time constraints require fast memories to store intermediate results. Typical radar data matrices can occupy up to a gigabyte of space. A custom DRAM controller tailored for digital radar back ends and software-defined radars is presented. It is implemented on an FPGA and supports data buffering between the two FFT stages inside a two-dimensional spectral analysis system. In parallel, it allows the remaining part of the SDRAM to be used as a virtual FIFO buffer for the output results. Experimental tests have shown that when both pairs of the proposed memory controller's ports are accessed simultaneously, their joint data throughput is within 10% of the gross theoretical limit for the utilized DDR3 module.
URI: https://scidar.kg.ac.rs/handle/123456789/10858
Тип: conferenceObject
DOI: 10.1109/EUROCON.2019.8861603
SCOPUS: 2-s2.0-85074209553
Налази се у колекцијама:Faculty of Engineering, Kragujevac

Број прегледа

132

Број преузимања

6

Датотеке у овој ставци:
Датотека Опис ВеличинаФормат 
PaperMissing.pdf
  Ограничен приступ
29.86 kBAdobe PDFСличица
Погледајте


Ставке на SCIDAR-у су заштићене ауторским правима, са свим правима задржаним, осим ако није другачије назначено.