Please use this identifier to cite or link to this item: https://scidar.kg.ac.rs/handle/123456789/13866
Title: An Eight-Core 1.44-GHz RISC-V Vector Processor in 16-nm FinFET
Authors: Schmidt C.
Wright J.
Wang Z.
Chang E.
Ou A.
Bae, Woorham
Huang X.
Milovanović, Vladimir
Flynn A.
Richards B.
Asanovic K.
Alon E.
Nikolić B.
Issue Date: 2022
Abstract: This work presents a RISC-V system-on-chip (SoC) with eight application cores containing programmable-precision vector accelerators. The SoC is built by using a generator-based design methodology, which enables the integration of open-source and project-specific building blocks to develop differentiated functionality. The digital component generators use Chisel, the analog component generators use the Berkeley Analog Generator (BAG), and the physical design flow is implemented with Hammer. The chip totals 125 M gates and is implemented in a 16-nm finFET process. The vector accelerator achieves peak energy efficiency per task of 209 half-precision, 92 single-precision, and 56 double-precision GFLOPs/W for a matrix multiplication kernel at 0.55 V and 339 MHz.
URI: https://scidar.kg.ac.rs/handle/123456789/13866
Type: article
DOI: 10.1109/JSSC.2021.3118046
ISSN: 0018-9200
SCOPUS: 2-s2.0-85122320495
Appears in Collections:Faculty of Engineering, Kragujevac

Page views(s)

482

Downloads(s)

15

Files in This Item:
File Description SizeFormat 
PaperMissing.pdf
  Restricted Access
29.86 kBAdobe PDFThumbnail
View/Open


Items in SCIDAR are protected by copyright, with all rights reserved, unless otherwise indicated.